## Advanced FPGA Design / System Level Design with Intel FPGAs Course Duration: (8 Weeks)

Commencing from Sunday, 29th Jan 2023 (Hybrid Mode)

| Day   | Topics                                                    | <b>Learning Outcomes</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Day-1 | Introduction to Intel FPGAs                               | <ul> <li>Low end, Mid-range and High-end FPGAs</li> <li>Introduction to Intel Quartus Prime design software</li> <li>Lite, Standard and Pro editions</li> <li>Downloading and Installation</li> <li>Licensing and Device Support</li> <li>MAX 10 and Cyclone V devices</li> <li>Arria 10, Stratix 10 and Agilex devices</li> <li>Internal Architecture of FPGAs</li> <li>LUT and ALM</li> <li>Memory and DSP resources</li> <li>Clocking and I/O resources</li> </ul>                                    |
| Day-2 | Verilog HDL and<br>Advanced Verilog                       | <ul> <li>Data Flow, Structural and Behavioral modeling</li> <li>FSM Modeling</li> <li>Memory designs</li> <li>Functions and Tasks</li> <li>Synthesis Support</li> <li>HDL coding Techniques</li> <li>SystemVerilog Support</li> </ul>                                                                                                                                                                                                                                                                    |
| Day-3 | Intel Quartus Design<br>Software Tool flow                | <ul> <li>Creating and managing projects</li> <li>Simulation using ModelSim and Questasim</li> <li>Analysis and Elaboration</li> <li>I/O Assignments using Pin Planner</li> <li>IP Catalog</li> <li>Synthesis and Fitter</li> <li>Programming File Generation and FPGA Implementation</li> </ul>                                                                                                                                                                                                          |
| Day-4 | Timing Analysis using Intel Quartus Prime Timing Analyzer | <ul> <li>Understanding the basic timing parameters</li> <li>Timing Analyzer</li> <li>Creating basic and complex timing constraints</li> <li>Timing Exceptions, Analyzing timing reports</li> <li>Generating better SDC files</li> <li>Achieving Timing Closure</li> <li>Timing Closure recommendations for hyperflex devices</li> <li>How to overcome setup and hold violations</li> <li>Clock Domain Crossing Considerations</li> <li>Last Mile Strategies</li> <li>Tcl based Scripting flow</li> </ul> |
| Day-5 | FPGA Debugging<br>Techniques                              | <ul> <li>Introduction to Signal Tap Logic analyzer</li> <li>In System Sources and Probes</li> <li>System Console</li> </ul>                                                                                                                                                                                                                                                                                                                                                                              |

| Day-6 | Internal and External FPGA Memory            | <ul> <li>Introduction to Intel FPGA Internal and External memory</li> <li>Memory Initialization file</li> <li>On chip RAM and SDRAM</li> <li>In System memory content editor</li> </ul>                                                                                                                                                                                                                                                         |
|-------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Day-7 | Platform designer                            | <ul> <li>Introduction to Platform designer</li> <li>Create a system</li> <li>Avalon and AMBA AXI interfaces</li> <li>Incorporate the platform designer system into the Intel Quartus prime design software</li> <li>Debug using Signal Tap and System console</li> </ul>                                                                                                                                                                        |
| Day-8 | Embedded System using NIOS and ARM based SoC | <ul> <li>Introduction to Soft core processor</li> <li>Embedded System using NIOS</li> <li>Configure the NIOS II processor using Intel Quartus software and platform designer tool</li> <li>Hardware Design Flow and Software Design Flow</li> <li>ARM based SoC</li> <li>Communication between HPS and FPGA</li> <li>Introduction to HLS</li> <li>Intel HLS Compiler and HLS Implementation for Matrix Multiplication and FIR filter</li> </ul> |

## **Hardware:**

- Hands on Labs with MAX 10, Cyclone V and Arria 10 devices
- Timing Analysis and Platform designer sessions with Stratix 10 devices
- Design Migration Examples

## Lab Exercises:

- 1. Basic Combinational and Sequential Logic Examples
- 2. FSM and Memory designs
- 3. High Speed Interfaces (DDR/Ethernet)
- 4. Embedded System design using NIOS II and NIOS V
- 5. Embedded System design using Cyclone V and ARM
- 6. Hardware and Software Design Flow
- 7. Timing Analysis and Timing Closure exercises
- 8. Intel FPGA Simulation and debug lab exercises
- 9. HLS implementation of 32-bit square root component, Matrix Multiplication and FIR Filter-RTL Vs HLS Examples
- 10. Intel FPGAs for AI/ML and Acceleration applications

Course Fee: Rs.15, 000/- (Excluding 18% GST)

25% discount for IETE Members.

50% discount for Students & Teaching Staffs.

Fee inclusive Course materials, Certificate and other miscellaneous charges.

Course Coordinator: Mr. Dinesh, Manager, IETE Bangalore

Mob: +91-99017 43330, LL:080-2333 1133/2333 7231

Email: <u>bangalore@iete.org</u>, web: www.ietebangalore.org